## CS 362 : Computer Design (Fall 2018)

Homework 3: Decoders, Muxes, Memory, Finite State Machines (100 points)

Due Date: 10/11/2018

#### Problem 1 (10 Points):

Build a 4-to-16 decoder using 2-to-4 decoders. Be sure to label all the inputs and outputs of the devices used as well as the inputs and outputs of the overall design.



Build a 4-bit 16:1 Multiplexer using 2-bit 4:1 Multiplexers. Be sure to label all the inputs and outputs of the devices used as well as the inputs and outputs of the overall design.



acc Caril

1335

to/(x:g)

### Problem 3 (10 Points):

We showed a design for writing a single register value to the register file.

a) If we wanted to have the ability to write a single value to 2 (or more) registers in the register file, how would the design shown in class have to change? (5 Points)



b) If we wanted to have the ability to write two different values to two different registers in the register file, how would the design shown in class have to change? (5 Points)



### Problem 4 (25 Points):

Give the truth table for the following circuit, and the FSM that this circuit represents.



| P 1 | PO | 1A | n1 | 100 | IX |
|-----|----|----|----|-----|----|
| 0   | 0  | 0  | 0  | 0   | 0  |
| 0   | 0) | 1  | 0  | 1   | 0  |
| 0   | N  | 0  | 0  | 0   | I  |
| 0   | 1  | 1  | 1  | 1   | 0  |
| X   | 0  | 0  | 0  | 0   | 11 |
| 4   | O  | 1  |    | 0   | 0  |
|     |    | 0  | 0  | 0   | 1  |
|     |    |    | 1  | 0   | 0  |



#### Problem 5 (20 Points):

Given the following Finite State Machine, give the truth table. Use X as the label for the input and Y for the output label. Then, design a circuit with equivalent behavior. Use D-Flip Flops for memory and a one hot encoding design for the state register. You can also use decoders, encoders, and multiplexors.



#### Problem 6 (25 Points):

Suppose we have a machine that takes in an infinite stream of bits, one bit at a time. On every inputation machine will out the machine will out the machine will out the machine will be machine will be machine will install a suppose the machine will be a seen will be machine will be machined with the machined wi

Input: 0111000111011100111000...
Output: 0000100000100010000100...

# a.) Design an FSM that exhibits the behavior described above. (10 Points)



50= 00000 p s1=000010 s1=000100 s3=001000 s4=0100000 s5=100000

|   | PO | A | Y | 40. |
|---|----|---|---|-----|
|   | 0  | 0 | 0 |     |
|   | 0  | 1 | 0 |     |
|   | 1  | 0 |   |     |
|   | 1  | 1 |   |     |
|   | 0  | 0 | 1 |     |
|   | 0  | 1 |   |     |
| į | 1  | 0 |   |     |
| 1 | 1  | 1 | 1 | 1   |